Teaching Plan: 2020 - 21

Department: I.T. Class: F.Y.B.Sc.(I.T.) Semester:

**Subject: Imperative Programming** 

Name of the Faculty: Srushty Padte

| Month     | Topics to be Covered                                                                                                                                                                                                                                                                                                                                                                          | Internal   | Number of |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|
|           |                                                                                                                                                                                                                                                                                                                                                                                               | Assessment | Lectures  |
| September | Unit1- Introduction, History, Features and application, simple program logic, sdlc, flowchart and pseducode, introduction to C. Structure of program, compilation and execution, Identifiers, keywords, data types, constants, variables, arrays                                                                                                                                              |            | 16        |
|           | ,expressions.  Unit 2- Operator and expressions, data input and output.  Unit 3- Introduction                                                                                                                                                                                                                                                                                                 |            |           |
| October   | Unit 3- Decision making, conditions, logical connectives, if, if else, nested if, else if ladder, while loop, do while, for loop. Function definition, accessing a function, passing argument, function prototype, recursion, standard library of c, call by value and call by reference. Unit 4- Program structure, storage class, automatic variables, static variables, multiple programs. |            | 21        |
| November  | Unit 4- pre-processor directives, arrays definition, passing parameters to arrays, multidimensional arrays, arrays and strings. Unit 5- Pointers, declaration, operator, pointer type, assignment, pointer initialization, pointer arithmetic, pointer and functions, pointer arrays.                                                                                                         |            | 18        |
| December  | Unit 5- structure and unions                                                                                                                                                                                                                                                                                                                                                                  |            | 5         |

**Teaching Plan: 2020 - 21** 

Department: I.T Class: F.Y.BSc(I.T) Semester: I

**Subject: Digital Elelctronics** 

Name of the Faculty: Ms.Shruti Save

| Month     | Topics to be Covered                                                                                                                                                                                                    | Internal   | Number of |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|
|           |                                                                                                                                                                                                                         | Assessment | Lectures  |
|           | UNIT I                                                                                                                                                                                                                  |            | 20        |
| September | Number System                                                                                                                                                                                                           |            |           |
|           | <ul> <li>Analog System, digital system</li> </ul>                                                                                                                                                                       |            |           |
|           | <ul> <li>binary number system, octal number<br/>system, hexadecimal number system<br/>conversion from one number system to<br/>another</li> </ul>                                                                       |            |           |
|           | <ul> <li>weighted codes binary coded decimal<br/>non-weighted codes Excess – 3 code,<br/>Gray code, Alphanumeric codes – ASCII<br/>Code, EBCDIC, Hollerith Code,<br/>Morse Code, Teletypewriter (TTY), Error</li> </ul> |            |           |
|           | detection and correction, Code conversion.                                                                                                                                                                              |            |           |
|           | Binary Arithmetic                                                                                                                                                                                                       |            |           |
|           | Binary addition                                                                                                                                                                                                         |            |           |
|           | Binary subtraction                                                                                                                                                                                                      |            |           |
|           | Negative number representation                                                                                                                                                                                          |            |           |
|           | <ul> <li>Subtraction using 1's complement and<br/>2's complement</li> </ul>                                                                                                                                             |            |           |
|           | Binary multiplication and division                                                                                                                                                                                      |            |           |
|           | Arithmetic in octal number system,                                                                                                                                                                                      |            |           |
|           | Arithmetic in hexadecimal number                                                                                                                                                                                        |            |           |
|           | system, BCD and Excess – 3 arithmetic                                                                                                                                                                                   |            |           |
|           | UNIT II                                                                                                                                                                                                                 |            |           |
|           | <b>Boolean Algebra and Logic Gates</b>                                                                                                                                                                                  |            |           |
|           | • Introduction, Logic (AND OR NOT)                                                                                                                                                                                      |            |           |
|           | <ul> <li>Boolean theorems, Boolean Laws, De<br/>Morgan's Theorem</li> </ul>                                                                                                                                             |            |           |
|           | UNIT II                                                                                                                                                                                                                 |            | 24        |
| October   | Boolean Algebra and Logic Gates                                                                                                                                                                                         |            |           |
|           | <ul> <li>Reduction of Logic expression using<br/>Boolean Algebra</li> </ul>                                                                                                                                             |            |           |

|          |                                                                                                                                                                                                                                                                                                                                                                                                                                | · · · · · · · · · · · · · · · · · · · | 1  |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----|
|          | Deriving Boolean expression from given circuit                                                                                                                                                                                                                                                                                                                                                                                 |                                       |    |
|          | <ul> <li>exclusive OR and Exclusive NOR gates</li> </ul>                                                                                                                                                                                                                                                                                                                                                                       |                                       |    |
|          | Universal Logic gates, Implementation                                                                                                                                                                                                                                                                                                                                                                                          |                                       |    |
|          | of other gates using universal gates                                                                                                                                                                                                                                                                                                                                                                                           |                                       |    |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       |    |
|          | Input bubbled logic                                                                                                                                                                                                                                                                                                                                                                                                            |                                       |    |
|          | Minterm, Maxterm and Karnaugh                                                                                                                                                                                                                                                                                                                                                                                                  |                                       |    |
|          | Maps:                                                                                                                                                                                                                                                                                                                                                                                                                          |                                       |    |
|          | <ul> <li>Introduction, minterms and sum of</li> </ul>                                                                                                                                                                                                                                                                                                                                                                          |                                       |    |
|          | minterm form, maxterm and                                                                                                                                                                                                                                                                                                                                                                                                      |                                       |    |
|          | Product of maxterm form.                                                                                                                                                                                                                                                                                                                                                                                                       |                                       |    |
|          | <ul> <li>Reduction technique using Karnaugh</li> </ul>                                                                                                                                                                                                                                                                                                                                                                         |                                       |    |
|          | maps – 2/3/4/5/6 variable K-maps.                                                                                                                                                                                                                                                                                                                                                                                              |                                       |    |
|          | <ul> <li>Grouping of variables in K-maps, K-</li> </ul>                                                                                                                                                                                                                                                                                                                                                                        |                                       |    |
|          | maps for product of sum form,                                                                                                                                                                                                                                                                                                                                                                                                  |                                       |    |
|          | minimize Boolean expression using                                                                                                                                                                                                                                                                                                                                                                                              |                                       |    |
|          | K-map and obtain K-map from                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |    |
|          | Boolean expression.                                                                                                                                                                                                                                                                                                                                                                                                            |                                       |    |
|          | Quine Mc- Cluskey Method.                                                                                                                                                                                                                                                                                                                                                                                                      |                                       |    |
|          | UNIT III                                                                                                                                                                                                                                                                                                                                                                                                                       |                                       |    |
|          | Combinational Logic Circuits:                                                                                                                                                                                                                                                                                                                                                                                                  |                                       |    |
|          | Introduction, Multi-input, multi-                                                                                                                                                                                                                                                                                                                                                                                              |                                       |    |
|          | output Combinational circuits                                                                                                                                                                                                                                                                                                                                                                                                  |                                       |    |
|          | Code converters design and                                                                                                                                                                                                                                                                                                                                                                                                     |                                       |    |
|          | implementations                                                                                                                                                                                                                                                                                                                                                                                                                |                                       |    |
|          | Arithmetic Circuits:                                                                                                                                                                                                                                                                                                                                                                                                           |                                       |    |
|          | Introduction, Adder, BCD Adder,                                                                                                                                                                                                                                                                                                                                                                                                |                                       |    |
|          | Excess – 3 Adder                                                                                                                                                                                                                                                                                                                                                                                                               |                                       |    |
|          | <ul> <li>Binary Subtractors, BCD Subtractor,</li> </ul>                                                                                                                                                                                                                                                                                                                                                                        |                                       |    |
|          | Multiplier, Comparator.                                                                                                                                                                                                                                                                                                                                                                                                        |                                       |    |
|          | Widitiplier, Comparator.                                                                                                                                                                                                                                                                                                                                                                                                       |                                       |    |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       |    |
| November | UNIT IV                                                                                                                                                                                                                                                                                                                                                                                                                        |                                       | 18 |
| November | Multiplexer, Demultiplexer, ALU,                                                                                                                                                                                                                                                                                                                                                                                               |                                       | 18 |
| November |                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       | 18 |
| November | Multiplexer, Demultiplexer, ALU, Encoder and Decoder:  • Introduction, Multiplexer,                                                                                                                                                                                                                                                                                                                                            |                                       | 18 |
| November | Multiplexer, Demultiplexer, ALU, Encoder and Decoder:                                                                                                                                                                                                                                                                                                                                                                          |                                       | 18 |
| November | Multiplexer, Demultiplexer, ALU, Encoder and Decoder:  • Introduction, Multiplexer,                                                                                                                                                                                                                                                                                                                                            |                                       | 18 |
| November | Multiplexer, Demultiplexer, ALU, Encoder and Decoder:  • Introduction, Multiplexer, Demultiplexer, Decoder, ALU,                                                                                                                                                                                                                                                                                                               |                                       | 18 |
| November | Multiplexer, Demultiplexer, ALU, Encoder and Decoder:  • Introduction, Multiplexer, Demultiplexer, Decoder, ALU, Encoders.                                                                                                                                                                                                                                                                                                     |                                       | 18 |
| November | Multiplexer, Demultiplexer, ALU, Encoder and Decoder:  • Introduction, Multiplexer, Demultiplexer, Decoder, ALU, Encoders.  Sequential Circuits: Flip-Flop:                                                                                                                                                                                                                                                                    |                                       | 18 |
| November | Multiplexer, Demultiplexer, ALU, Encoder and Decoder:  Introduction, Multiplexer, Demultiplexer, Decoder, ALU, Encoders.  Sequential Circuits: Flip-Flop: Introduction, Terminologies used, S-                                                                                                                                                                                                                                 |                                       | 18 |
| November | <ul> <li>Multiplexer, Demultiplexer, ALU,</li> <li>Encoder and Decoder:         <ul> <li>Introduction, Multiplexer,</li> <li>Demultiplexer, Decoder, ALU,</li> <li>Encoders.</li> </ul> </li> <li>Sequential Circuits: Flip-Flop:         <ul> <li>Introduction, Terminologies used, S-R flip-flop, D flip-fop, JK flip-flop,</li> </ul> </li> </ul>                                                                           |                                       | 18 |
| November | Multiplexer, Demultiplexer, ALU, Encoder and Decoder:  Introduction, Multiplexer, Demultiplexer, Decoder, ALU, Encoders.  Sequential Circuits: Flip-Flop: Introduction, Terminologies used, S-R flip-flop, D flip-fop, JK flip-flop, Race-around condition, Master —                                                                                                                                                           |                                       | 18 |
| November | <ul> <li>Multiplexer, Demultiplexer, ALU,</li> <li>Encoder and Decoder:         <ul> <li>Introduction, Multiplexer,</li> <li>Demultiplexer, Decoder, ALU,</li> <li>Encoders.</li> </ul> </li> <li>Sequential Circuits: Flip-Flop:         <ul> <li>Introduction, Terminologies used, S-R flip-flop, D flip-fop, JK flip-flop,</li> <li>Race-around condition, Master — slave JK flip-flop, T flip-flop,</li> </ul> </li> </ul> |                                       | 18 |

|          | <ul> <li>Introduction, Asynchronous counter, Terms related to counters, IC 7493         <ul> <li>(4-bit binary counter)</li> </ul> </li> <li>Synchronous counter, Type T         <ul> <li>Design, Type JK Design</li> </ul> </li> <li>Presettable counter, IC 7490, IC         <ul> <li>7492, Synchronous counter ICs</li> </ul> </li> </ul>                                                                   |    |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| December | <ul> <li>Shift Register:         <ul> <li>Introduction, parallel and shift registers, serial shifting, serial—in serial—out, serial—in parallel—out , parallel—in parallel—out</li> </ul> </li> <li>Ring counter, Johnson counter,         <ul> <li>Applications of shift registers, Pseudorandom binary sequence generator, IC7495, Seven Segment displays, analysis of shift-register</li> </ul> </li> </ul> | 06 |

Sign of Faculty

Teaching Plan: 2020 - 21

Department: I.T. Class: F.Y.B.Sc.(I.T.) Semester:1

**Subject: Digital Electronics** 

Name of the Faculty: Ajila Paul

| Month     | Topics to be Covered                                                                         | Internal   | Number of |
|-----------|----------------------------------------------------------------------------------------------|------------|-----------|
|           |                                                                                              | Assessment | Lectures  |
|           | Unit -1                                                                                      |            | 22        |
| September | Number System:                                                                               |            |           |
|           | Analog System, digital system, number system, conversion from                                |            |           |
|           | one number system to another, floating point numbers, weighted                               |            |           |
|           | Codes, binary coded decimal, non-weighted codes, Alphanumeric                                |            |           |
|           | codes, Error detection and correction, Universal Product Code,                               |            |           |
|           | Code conversion.                                                                             |            |           |
|           | Binary Arithmetic:                                                                           |            |           |
|           | Binary addition, Binary subtraction, Negative number                                         |            |           |
|           | representation, Subtraction using 1's complement and 2's                                     |            |           |
|           | complement, Binary multiplication and division, Arithmetic in                                |            |           |
|           | octal number system, Arithmetic in hexadecimal number system, BCD and Excess – 3 arithmetic. |            |           |
|           | BCD and Excess – 3 artifiliede.                                                              |            |           |
|           | Unit-2                                                                                       |            |           |
|           | Boolean Algebra and Logic Gates:                                                             |            |           |
|           | Introduction, Logic (AND OR NOT), Boolean theorems, Boolean                                  |            |           |
|           | Laws, De Morgan's Theorem, Perfect Induction, Reduction of                                   |            |           |
|           | Logic expression using Boolean Algebra, Deriving Boolean                                     |            |           |
|           | expression from given circuit, exclusive OR and Exclusive NOR                                |            |           |
|           | gates, Universal Logic gates, Implementation of other gates using                            |            |           |
|           | universal gates, Input bubbled logic, Assertion level.                                       |            |           |
|           | Minterm, Maxterm and Karnaugh Maps:                                                          |            |           |
|           | Introduction, minterms and sum of minterm form, maxterm and                                  |            |           |
|           | Product of maxterm form, Reduction technique using Karnaugh                                  |            |           |
|           | maps -2/3/4/5/6 variable K-maps, Grouping of variables in K-                                 |            |           |
|           | maps, K-maps for product of sum form, minimize Boolean express                               |            |           |
|           | expression using K-map and obtain K-map from Boolean                                         |            |           |
|           | expression.                                                                                  |            |           |

|          | Unit – 2                                                               | 26 |
|----------|------------------------------------------------------------------------|----|
| October  |                                                                        | 20 |
| October  | Quine Mc Cluskey Method.                                               |    |
|          | Unit-3                                                                 |    |
|          |                                                                        |    |
|          | Combinational Logic Circuits:                                          |    |
|          | Introduction, Multi-input, multi-output Combinational circuits,        |    |
|          | Code converters design and implementations  Arithmetic Circuits:       |    |
|          |                                                                        |    |
|          | Introduction, Adder, BCD Adder, Excess – 3 Adder, Binary               |    |
|          | Subtractors, BCD Subtractor, Multiplier, Comparator.                   |    |
|          | Unit-4                                                                 |    |
|          | Multiplexer, Demultiplexer, ALU, Encoder and Decoder:                  |    |
|          | Introduction, Multiplexer, Demultiplexer, Decoder, ALU,                |    |
|          | Encoders.                                                              |    |
|          | Sequential Circuits: Flip-Flop:                                        |    |
|          | Introduction, Terminologies used, S-R flip-flop, D flip-fop, JK flip-  |    |
|          | flop, Race-around condition, Master – slave JK flip-flop, T flip-      |    |
|          | flop, conversion from one type of flip-flop to another, Application    |    |
|          | of flip-flops.                                                         |    |
|          | Unit - 5                                                               | 8  |
|          | Counters:                                                              |    |
| November | Introduction, Asynchronous counter, Terms related to counters,         |    |
|          | IC 7493 (4-bit binary counter), Synchronous counter, Bushing,          |    |
|          | Type T Design, Type JK Design, Presettable counter, IC 7490, IC        |    |
|          | 7492, Synchronous counter ICs, Analysis of counter circuits.           |    |
|          | Shift Register:                                                        |    |
|          | Introduction, parallel and shift registers, serial shifting, serial-in |    |
|          | serial-out, serial-in parallel-out, parallel-in parallel-out.          |    |
|          |                                                                        |    |
|          | Unit - 5                                                               | 4  |
|          | Ring counter, Johnson counter, Applications of shift registers,        |    |
| December | Pseudo-random binary sequence generator, IC7495, Seven                 |    |
|          | Segment displays, analysis of shift counters.                          |    |
|          |                                                                        |    |

Sign of Faculty

Sign of Coordinator

Ajila Paul

**Teaching Plan: 2020 - 21** 

Department: I.T. Class: F.Y.B.Sc.(I.T.) Semester:

Subject: Operating System DIV: A and B

Name of the Faculty: Snehal Borade

| Month     | Topics to be Covered                                                                                                                                                                                                                                                                                                                                                      | Internal   | Number of |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|
|           |                                                                                                                                                                                                                                                                                                                                                                           | Assessment | Lectures  |
|           | Unit 1                                                                                                                                                                                                                                                                                                                                                                    |            | 10        |
| September | Introduction: What is an operating system? History of operating system, computer hardware, different operating systems, operating system concepts, system calls, operating system structure. Processes and Threads: Processes, threads, interprocess communication, scheduling, IPC problems.                                                                             |            |           |
|           | Unit 2                                                                                                                                                                                                                                                                                                                                                                    |            | 14        |
| October   | Memory Management: No memory abstraction, memory abstraction: address spaces, virtual memory, page replacement algorithms, design issues for paging systems, implementation issues, and segmentation. File Systems: Files, directories, file system implementation, file-system management and optimization, MS-DOS file system, UNIX V7 file system, CD ROM file system. |            |           |
| November  | Unit 3  Input-Output: Principles of I/O hardware, Principles of I/O software, I/O software layers, disks, clocks, user interfaces: keyboard, mouse, monitor, thin clients, power management, Deadlocks: Resources, introduction to deadlocks, the ostrich algorithm, deadlock detection and recovery, deadlock avoidance, deadlock prevention, issues.                    |            | 18        |

|          | Unit 4                                                                                                                                                                                                                                                                                                                                                                                                          |    |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|          | Virtualization and Cloud: History, requirements for virtualization, type 1 and 2 hypervisors, techniques for efficient virtualization, hypervisor microkernels, memory virtualization, I/O virtualization, Virtual appliances, virtual machines on multicore CPUs, Clouds.                                                                                                                                      |    |
| December | Unit 4                                                                                                                                                                                                                                                                                                                                                                                                          | 18 |
|          | Multiple Processor Systems Multiprocessors, multicomputers, distributed systems.  Unit 5  Case Study on LINUX and ANDROID: History of Unix and Linux, Linux Overview, Processes in Linux, Memory management in Linux, I/O in Linux, Linux file system, security in Linux. Android Case Study on Windows: History of windows through Windows 10, programming windows, system structure, processes and threads in |    |
|          | windows, memory management, caching in windows, I/O in windows, Windows NT file system, Windows power management, Security in windows.                                                                                                                                                                                                                                                                          |    |

Sign of Faculty

# Teaching plan 2020 - 21

Department: I.T. Class: F.Y.B.Sc.(I.T.) Semester: I

**Subject: Discrete Mathematics** 

Name of the Faculty: Ganesh Bhagwat

| Month     | Topics to be Covered                   | Internal   | Number of |
|-----------|----------------------------------------|------------|-----------|
|           |                                        | Assessment | Lectures  |
|           | UNIT I                                 |            |           |
| September | Introduction:                          |            |           |
|           | Set Theory:                            |            | 20        |
|           | The Logic of Compound Statements       |            |           |
|           | UNIT II                                |            |           |
| October   | Quantified Statements:                 |            |           |
|           | Elementary Number Theory and Method of |            |           |
|           | proof:                                 |            | 19        |
|           | UNIT III                               |            |           |
|           | Sequences, Mathematical Induction and  |            |           |
|           | Recursion:                             |            |           |
|           | UNIT III cont                          |            |           |
| November  | Sequences, Mathematical Induction and  |            |           |
|           | Recursion:                             |            |           |
|           | Functions:                             |            | 13        |
|           | UNIT IV                                |            |           |
|           | Relations:                             |            |           |
| December  | UNIT IV cont                           |            |           |
|           | Graph and Trees:                       |            | 10        |
|           | UNIT V                                 |            |           |
|           | Counting and Probability               |            |           |

Olya gunetus

Sign of Faculty

**Teaching Plan: 2020 - 21** 

Department: BSc IT Semester: I

Class: FYBScIT

**Subject: Communication Skill** 

Name of the Faculty: Manasi Mule

| Month     | Topics to be Covered                         | Internal   | Number of   |
|-----------|----------------------------------------------|------------|-------------|
|           |                                              | Assessment | Lectures    |
|           | The Seven C's of Communication,              |            |             |
| September | Introduction to Communication, Cross-        |            |             |
|           | Cultural Communication, Technology           |            | 28          |
|           | Enabled Communication, Business Writing      |            |             |
|           | Non- Verbal Communication ,                  |            |             |
| October   | Resume, Graphics in presentation,            |            | 20 (Approx) |
|           | Listening, Reports and Proposals             |            |             |
|           | ,Presentation, Mind map, concept maps,       |            |             |
|           | Ethics in communication, Nature and scope    |            |             |
|           | of presentation, Instructions                |            |             |
| November  | Team presentations, persuasive strategy in   |            | 20 (Approx) |
|           | communication, Business communication        |            |             |
|           | aids, Team Briefing, Career building, Public |            |             |
|           | speaking.                                    |            |             |
| December  | Communication across functional areas,       |            | 10 (Approx) |
|           | Presentation skills, Conversation, Speaking  |            |             |
|           | skills, Interviews                           |            |             |

Sign of Faculty